# MICROS 32 BITS STM - TIMERS

ROBINSON JIMENEZ MORENO

LUISA FERNANDA GARCIA VARGAS









## TIM2/TIM3/TIM4/TIM5 functional description

#### Time-base unit

The main block of the programmable timer is a 16-bit/32-bit counter with its related autoreload register. The counter can count up, down or both up and down but also down or both up and down. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:

- Counter Register (TIMx\_CNT)
- Prescaler Register (TIMx\_PSC):
- Auto-Reload Register (TIMx\_ARR)

The counter is clocked by the prescaler output CK\_CNT, which is enabled only when the counter enable bit (CEN) in TIMx\_CR1 register is set,

Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIMx\_CR1 register





# 5.3.14 RCC APB2 peripheral clock enable register (RCC\_APB2ENR)

Address offset: 0x44

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31   | 30           | 29         | 28         | 27           | 26         | 25         | 24         | 23     | 22     | 21           | 20           | 19   | 18          | 17          | 16         |
|------|--------------|------------|------------|--------------|------------|------------|------------|--------|--------|--------------|--------------|------|-------------|-------------|------------|
| Res. | Res.         | Res.       | Res.       | Res.         | LTDC<br>EN | Res.       | Res.       | SAI2EN | SAI1EN | SPI6EN       | SPI5EN       | Res. | TIM11<br>EN | TIM10<br>EN | TIM9<br>EN |
|      |              |            |            |              | rw         |            |            | rw     | rw     | rw           | rw           |      | rw          | rw          | rw         |
| 15   | 14           | 13         | 12         | 11           | 10         | 9          | 8          | 7      | 6      | 5            | 4            | 3    | 2           | 1           | 0          |
| Res. | SYSCFG<br>EN | SPI4<br>EN | SPI1<br>EN | SDMMC1<br>EN | ADC3<br>EN | ADC2<br>EN | ADC1<br>EN | Res.   | Res.   | USART6<br>EN | USART1<br>EN | Res. | Res.        | TIM8<br>EN  | TIM1<br>EN |
|      | ΓW           | rw         | rw         | rw           | rw         | rw         | rw         |        |        | rw           | ΓW           |      |             | rw          | rw         |

Bit 0 TIM1EN: TIM1 clock enable

This bit is set and cleared by software.

0: TIM1 clock disabled

1: TIM1 clock enabled



# 5.3.13 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Reset value: 0x0000 0000

Address offset: 0x40

Access: no wait state, word, half-word and byte access.

| 31          | 30          | 29        | 28        | 27        | 26         | 25         | 24         | 23         | 22         | 21         | 20          | 19          | 18               | 17               | 16            |
|-------------|-------------|-----------|-----------|-----------|------------|------------|------------|------------|------------|------------|-------------|-------------|------------------|------------------|---------------|
| UART8<br>EN | UART7<br>EN | DAC<br>EN | PWR<br>EN | CEC<br>EN | CAN2<br>EN | CAN1<br>EN | I2C4<br>EN | I2C3<br>EN | I2C2<br>EN | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART<br>3<br>EN | USART<br>2<br>EN | SPDIFRX<br>EN |
| rw          | rw          | rw        | rw        | rw        | rw         | rw         |            | rw         | rw         | rw         | rw          | rw          | rw               | rw               | rw            |

| 15         | 14         | 13   | 12   | 11         | 10   | 9            | 8           | 7           | 6           | 5          | 4          | 3          | 2          | 1          | 0          |
|------------|------------|------|------|------------|------|--------------|-------------|-------------|-------------|------------|------------|------------|------------|------------|------------|
| SPI3<br>EN | SPI2<br>EN | Res. | Res. | WWDG<br>EN | Res. | LPTIM1<br>EN | TIM14<br>EN | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN | TIM5<br>EN | TIM4<br>EN | TIM3<br>EN | TIM2<br>EN |
| rw         | rw         |      |      | rw         |      | rw           | rw          | rw          | rw          | rw         | rw         | rw         | rw         | rw         | rw         |



#### Clock selection

The counter clock can be provided by the following clock sources:

- Internal clock (CK\_INT)
- External clock mode1: external input pin (Tlx)
- External clock mode2: external trigger input (ETR)
- Internal trigger inputs (ITRx): using one timer as prescaler for another timer, for example, you can configure Timer 13 to act as a prescaler for Timer 2. Refer to: Using one timer as prescaler for another timer on page 744 for more details.





#### Table 12. STM32F745xx and STM32F746xx alternate function mapping

|        |     | AF0 | AF1                       | AF2          | AF3                             | AF4                | AF5                      | AF6                      | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11                                            | AF12                       | AF13            | AF14          | AF15         |
|--------|-----|-----|---------------------------|--------------|---------------------------------|--------------------|--------------------------|--------------------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-------------------------------------------------|----------------------------|-----------------|---------------|--------------|
| Po     | ort | sys | TIM1/2                    | TIM3/4/5     | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6       | SPI3/<br>SAI1            | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS                                 | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI            | LCD           | sys          |
|        | PA0 | -   | TIM2_C<br>H1/TIM2<br>_ETR | TIM5_C<br>H1 | TIM8_ET<br>R                    | -                  | -                        | -                        | USART2<br>_CTS                              | UART4_<br>TX                                    | -                                          | SAI2_SD_<br>B                            | ETH_MII_<br>CRS                                 | -                          | -               | -             | EVEN<br>TOUT |
|        | PA1 | -   | TIM2_C<br>H2              | TIM5_C<br>H2 | -                               | -                  | -                        | -                        | USART2<br>_RTS                              | UART4_<br>RX                                    | QUADSP<br>I_BK1_IO<br>3                    | SAI2_MC<br>K_B                           | ETH_MII_<br>RX_CLK/<br>ETH_RMI<br>I_REF_C<br>LK | -                          | -               | LCD_R2        | EVEN<br>TOUT |
|        | PA2 | -   | TIM2_C<br>H3              | TIM5_C<br>H3 | TIM9_CH<br>1                    | -                  | -                        | -                        | USART2<br>_TX                               | SAI2_SC<br>K_B                                  | -                                          | -                                        | ETH_MDI<br>O                                    | -                          | -               | LCD_R1        | EVEN<br>TOUT |
|        | PA3 | -   | TIM2_C<br>H4              | TIM5_C<br>H4 | TIM9_CH<br>2                    | -                  | -                        | -                        | USART2<br>_RX                               | -                                               | -                                          | OTG_HS_<br>ULPI_D0                       | ETH_MII_<br>COL                                 | -                          | -               | LCD_B5        | EVEN<br>TOUT |
|        | PA4 | -   | -                         | -            | -                               | -                  | SPI1_NS<br>S/I2S1_<br>WS | SPI3_NS<br>S/I2S3_<br>WS | USART2<br>_CK                               | -                                               | -                                          | -                                        | -                                               | OTG_HS<br>_SOF             | DCMI_H<br>SYNC  | LCD_VS<br>YNC | EVEN<br>TOUT |
| Port A | PA5 | -   | TIM2_C<br>H1/TIM2<br>_ETR | -            | TIM8_CH<br>1N                   | -                  | SPI1_SC<br>K/I2S1_<br>CK | -                        | -                                           | -                                               | -                                          | OTG_HS_<br>ULPI_CK                       | -                                               | -                          | -               | LCD_R4        | EVEN<br>TOUT |
|        | PA6 | -   | TIM1_B<br>KIN             | TIM3_C<br>H1 | TIM8_BKI<br>N                   | -                  | SPI1_MI<br>SO            | -                        | -                                           | -                                               | TIM13_C<br>H1                              | -                                        | -                                               | -                          | DCMI_PI<br>XCLK | LCD_G2        | EVEN<br>TOUT |
| •      |     |     |                           |              |                                 |                    | SDI1 M                   |                          |                                             |                                                 |                                            |                                          | ETH_MII_                                        |                            |                 |               |              |





| 31    | 30       | 29    | 28       | 27    | 26       | 25    | 24       | 23   | 22       | 21   | 20       | 19   | 18      | 17   | 16      |
|-------|----------|-------|----------|-------|----------|-------|----------|------|----------|------|----------|------|---------|------|---------|
| MODER | R15[1:0] | MODER | R14[1:0] | MODER | R13[1:0] | MODER | R12[1:0] | MODE | R11[1:0] | MODE | R10[1:0] | MODE | R9[1:0] | MODE | R8[1:0] |
| rw    | rw       | rw    | rw       | rw    | rw       | rw    | rw       | rw   | rw       | rw   | rw       | rw   | rw      | rw   | rw      |
| 15    | 14       | 13    | 12       | 11    | 10       | 9     | 8        | 7    | 6        | 5    | 4        | 3    | 2       | 1    | 0       |
| MODE  | R7[1:0]  | MODE  | R6[1:0]  | MODE  | R5[1:0]  | MODE  | R4[1:0]  | MODE | R3[1:0]  | MODE | R2[1:0]  | MODE | R1[1:0] | MODE | R0[1:0] |
| rw    | rw       | rw    | rw       | rw    | rw       | rw    | rw       | rw   | rw       | rw   | rw       | rw   | rw      | rw   | rw      |

Bits 2y+1:2y **MODERy[1:0]:** Port x configuration bits (y = 0..15)

These bits are written by software to configure the I/O mode.

00: Input mode (reset state)

01: General purpose output mode

10: Alternate function mode

11: Analog mode





|    | AFR | 7[3:0] |    |    | AFR  | 3[3:0] |    |    | AFR: | 5[3:0] |    |    | AFR | 4[3:0] |    |
|----|-----|--------|----|----|------|--------|----|----|------|--------|----|----|-----|--------|----|
| rw | rw  | rw     | rw | rw | rw   | rw     | rw | rw | rw   | rw     | rw | rw | rw  | rw     | rw |
| 15 | 14  | 13     | 12 | 11 | 10   | 9      | 8  | 7  | 6    | 5      | 4  | 3  | 2   | 1      | 0  |
|    | AFR | 3[3:0] |    |    | AFR2 | 2[3:0] |    |    | AFR  | 1[3:0] |    |    | AFR | 0[3:0] |    |
| rw | rw  | rw     | rw | rw | rw   | rw     | rw | rw | rw   | rw     | rw | rw | rw  | rw     | rw |

#### Bits 31:0 **AFRy[3:0]:** Alternate function selection for port x pin y (y = 0..7)

These bits are written by software to configure alternate function I/Os

#### AFSELy selection:

| 0000: AF0 | 1000: A | F8          |
|-----------|---------|-------------|
| 0001: AF1 | 1001: A | <b>\</b> F9 |
| 0010: AF2 | 1010: A | \F10        |
| 0011: AF3 | 1011: A | F11         |
| 0100: AF4 | 1100: A | F12         |
| 0101: AF5 | 1101: A | F13         |
| 0110: AF6 | 1110: A | F14         |
| 0111: AF7 | 1111: A | F15         |
|           |         |             |





#### 23.4.1 TIMx control register 1 (TIMx\_CR1)

Address offset: 0x00

Reset value: 0x0000

| 15   | 14   | 13   | 12   | 11                | 10   | 9   | 8     | 7    | 6  | 5   | 4   | 3   | 2   | 1    | 0   |
|------|------|------|------|-------------------|------|-----|-------|------|----|-----|-----|-----|-----|------|-----|
| Res. | Res. | Res. | Res. | UIF<br>RE-<br>MAP | Res. | CKD | [1:0] | ARPE | CN | //S | DIR | ОРМ | URS | UDIS | CEN |
|      |      |      |      | rw                |      | rw  | rw    | rw   | rw | rw  | rw  | rw  | rw  | rw   | rw  |

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP: UIF status bit remapping

0: No remapping. UIF status bit is not copied to TIMx\_CNT register bit 31.

1: Remapping enabled. UIF status bit is copied to TIMx\_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.

Bits 9:8 CKD: Clock division

This bit-field indicates the division ratio between the timer clock (CK\_INT) frequency and sampling clock used by the digital filters (ETR, TIx),

00:  $t_{DTS} = t_{CK \ INT}$ 

01:  $t_{DTS} = 2 \times t_{CK\_INT}$ 

10:  $t_{DTS} = 4 \times t_{CK\_INT}$ 

11: Reserved

Bit 7 ARPE: Auto-reload preload enable

0: TIMx ARR register is not buffered

1: TIMx\_ARR register is buffered







Bit 7 ARPE: Auto-reload preload enable

0: TIMx\_ARR register is not buffered

1: TIMx\_ARR register is buffered

Bits 6:5 CMS[1:0]: Center-aligned mode selection

00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR).

01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx\_CCMRx register) are set only when the counter is counting down.

10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx\_CCMRx register) are set only when the counter is counting up.

11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx\_CCMRx register) are set both when the counter is counting up or down.

Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN=1)

Bit 4 DIR: Direction

Counter used as upcounter

Counter used as downcounter

Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.

#### 23.4.1 TIMx control register 1 (TIMx\_CR1)

Address offset: 0x00

Reset value: 0x0000



Bit 4 **DIR**: Direction

0: Counter used as upcounter

1: Counter used as downcounter

Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.

• • •

Bit 0 **CEN**: Counter enable

0: Counter disabled

1: Counter enabled

Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

CEN is cleared automatically in one-pulse mode, when an update event occurs.







### 23.4.6 TIMx event generation register (TIMx\_EGR)

Address offset: 0x14

Reset value: 0x0000

| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6  | 5    | 4    | 3    | 2    | 1    | 0  |
|------|------|------|------|------|------|------|------|------|----|------|------|------|------|------|----|
| Res. | TG | Res. | CC4G | CC3G | CC2G | CC1G | UG |
|      |      |      |      |      |      |      |      |      | W  |      | w    | W    | w    | w    | w  |

#### Bit 0 **UG**: Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (TIMx\_ARR) if DIR=1 (downcounting).





## 23.4.10 TIMx counter (TIMx\_CNT)

Address offset: 0x24

Reset value: 0x0000

| 31                      | 30 | 29 | 28 | 27 | 26 | 25 | 24       | 23        | 22         | 21   | 20 | 19 | 18 | 17 | 16 |
|-------------------------|----|----|----|----|----|----|----------|-----------|------------|------|----|----|----|----|----|
| CNT[31]<br>or<br>UIFCPY |    |    |    |    |    | CN | T[30:16] | (dependir | ng on time | ers) |    |    |    |    |    |
| rw or r                 | rw | rw | rw | rw | ΓW | rw | rw       | rw        | rw         | rw   | rw | rw | rw | rw | rw |
| 15                      | 14 | 13 | 12 | 11 | 10 | 9  | 8        | 7         | 6          | 5    | 4  | 3  | 2  | 1  | 0  |
|                         |    |    |    |    |    |    | CNT[     | 15:0]     |            |      |    |    |    |    |    |
| rw                      | rw | rw | rw | rw | rw | rw | rw       | rw        | rw         | rw   | rw | rw | rw | rw | rw |

Bits 30:16 CNT[30:16]: Most significant part counter value (on TIM2 and TIM5)

Bits 15:0 CNT[15:0]: Least significant part of counter value





#### 23.4.11 TIMx prescaler (TIMx\_PSC)

Address offset: 0x28

Reset value: 0x0000

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|-----|--------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | PSC | [15:0] |    |    |    |    |    |    |    |
| rw  | rw     | rw | rw | rw | rw | rw | rw | rw |

Bits 15:0 PSC[15:0]: Prescaler value

The counter clock frequency CK\_CNT is equal to f<sub>CK\_PSC</sub> / (PSC[15:0] + 1).

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx\_EGR register or through trigger controller when configured in "reset mode").





#### **Prescaler description**

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx\_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

Figure 150. Counter timing diagram with prescaler division change from 1 to 2



Figure 151. Counter timing diagram with prescaler division change from 1 to 4







#### 23.4.12 TIMx auto-reload register (TIMx\_ARR)

Address offset: 0x2C

Reset value: 0xFFFF FFFF

| 31 | 30 | 29 | 28 | 27 | 26 | 25     | 24        | 23        | 22      | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|--------|-----------|-----------|---------|----|----|----|----|----|----|
|    |    |    |    |    |    | ARR[31 | :16] (dep | ending or | timers) |    |    |    |    |    |    |
| rw     | rw        | rw        | rw      | rw | rw | rw | rw | rw | rw |
| 15 | 14 | 13 | 12 | 11 | 10 | 9      | 8         | 7         | 6       | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |        | ARR       | [15:0]    |         |    |    |    |    |    |    |
| rw     | rw        | rw        | rw      | rw | rw | rw | rw | rw | rw |

Bits 31:16 ARR[31:16]: High auto-reload value (on TIM2 and TIM5)

Bits 15:0 ARR[15:0]: Low Auto-reload Prescaler value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 23.3.1: Time-base unit on page 706 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.



```
main.cpp
                                                    main.cpp
    #include "stm32f7xx.h"
                                                           #include "stm32f7xx.h"
 3 □int main(void){
                                                        3 ☐ int main(void) {
      RCC->AHB1ENR=0X6;
                                                             RCC->AHB1ENR=0X6;
      RCC->APB1ENR=0X1;
                                                             RCC->APB1ENR=0X1;
 6
      GPIOC->MODER=0;
                                                             GPIOC->MODER=0;
      GPIOB->MODER|=1;
                                                             GPIOB->MODER|=1;
 8
      TIM2->CR1=0X1;
                                                             TIM2->CR1=0X1;
 9
      TIM2->ARR=9000;
                                                             TIM2->ARR=9000;
10
      TIM2->PSC=20000;
                                                       10
                                                             TIM2->PSC=20000;
11
      GPIOB->ODR=0;
                                                       11
                                                             GPIOB->ODR=0;
12
                                                       12
13 -
      while(true){
                                                       13 -
                                                             while (true) {
14
        if((GPIOC->IDR & 0X2000) == 0X2000) {
                                                       14
                                                               if((GPIOC->IDR & 0X2000)==0X2000){
15
          TIM2->EGR=1;
                                                       15
                                                                 TIM2->EGR=1;
16
          while (TIM2->CNT<1600) {GPIOB->ODR=1;}
                                                       16
                                                                 while (TIM2->CNT<1600) {GPIOB->ODR=0;}
17
          GPIOB->ODR=0;
                                                       17
                                                                 GPIOB->ODR=1;
18
                                                       18
19
                                                       19
20
                                                       20
21
                                                       21
                      TH
                                                                                 TL
```





```
INGENIERÍA
MECATRÓNICA
UMNG
```

```
main.cpp
    #include "stm32f7xx.h"
 3 □int main(void){
      RCC->AHB1ENR=0X6;
 5
      RCC->APB1ENR=0X1;
 6
      GPIOC->MODER=0;
      GPIOB->MODER|=1;
      TIM2->CR1=0X1;
 8
 9
      TIM2->ARR=9000;
10
      TIM2->PSC=20000;
11
      GPIOB->ODR=0;
12
13
      while(true){
        if((GPIOC->IDR & 0X2000) == 0X2000) {
14
15
          TIM2->EGR=1;
16
          while (TIM2->CNT<1600) {GPIOB->ODR=1;}
17
          GPIOB->ODR=0;
18
19
20
21
```

```
#include "stm32f7xx.h"
 3 = int main (void) {
      RCC->AHB1ENR=0X6;
      RCC->APB1ENR=0X1;
      GPIOC->MODER=0;
      GPIOB->MODER |=1;
      TIM2->CR1=0X1;
      TIM2->ARR=9000;
10
      TIM2->PSC=20000;
11
      GPIOB->ODR=0;
12
13 -
      while (true) {GPIOB->ODR=0;
14
        if((GPIOC->IDR & 0X2000) == 0X2000) {
15
          TIM2->EGR=1;
            while( TIM2->CNT < 1600 ) {}
16
17
          while ( TIM2->CNT > 1600 & TIM2->CNT < 3200) {GPIOB->ODR=1;}
18
19
20
21
22
```



```
#include <stdio.h>
#include "stm32f7xx.h"
int main (void) {
  RCC -> AHB1ENR = 0X2; //PUERTO B
  RCC -> APBIENR = OX1; //TIMER 2
  GPIOB -> MODER = 0X10004001; //COLOCAR EN SALIDA PARA ENCENDE
  GPIOB -> OTYPER = 0X0; //PUSH PULL
  GPIOB -> OSPEEDR = OX10004001; //VELOCIDAD MEDIA
  GPIOB -> PUPDR = 0X10004001; //PULL UP
  TIM2 -> CR1 = 0X1; //CONTADOR HABILITADO, DIVISION X1
  TIM2 -> ARR = OXFFFFFFFFF; //VALOR DE RESET
  TIM2 -> PSC = 20000; //PRE-ESCALER DE TIEMPO
  while(1){
      if (TIM2 -> CNT <10) {
    GPIOB -> ODR = 0X0080; }
    else if (TIM2 -> CNT > 200 & TIM2 -> CNT <500) {
    GPIOB -> ODR = 0X0001;
      else if (TIM2 -> CNT > 500 & TIM2 -> CNT <700 ){
      GPIOB -> ODR = 0X4000;
    else if (TIM2 -> CNT > 900) {
       TIM2 \rightarrow EGR = 1;
```

```
#include <stdio.h>
 #include "stm32f7xx.h"
int main(void) {
   RCC -> AHB1ENR = 0X2; //PUERTO B
  RCC -> APB1ENR = 0X1; //TIMER 2
  GPIOB -> MODER = 0X10004001; //COLOCAR EN SALIDA PARA ENCENDER LOS LEDS
  GPIOB -> OTYPER = 0X0; //PUSH PULL
  GPIOB -> OSPEEDR = 0X10004001; //VELOCIDAD MEDIA
  GPIOB -> PUPDR = 0X10004001; //PULL UP
  TIM2 -> CR1 = 0X1; //CONTADOR HABILITADO, DIVISION X1
  TIM2 -> ARR = 800; //VALOR DE RESET
  TIM2 -> PSC = 20000; //PRE-ESCALER DE TIEMPO
   while(1){
      if (TIM2 -> CNT <10) {
    GPIOB -> ODR = 0X0080;
     else if (TIM2 -> CNT > 200 & TIM2 -> CNT <500) {
    GPIOB -> ODR = 0X0001;
       else if (TIM2 -> CNT > 500) {
       GPIOB \rightarrow ODR = 0X4000;
```



```
INICIO
#include <stdio.h>
#include "stm32f7xx.h"
                                                                                   Librerías
int main(void) {
                                                                                  Registro y
  int temp=0;
                                                                                 configuración
  RCC -> AHB1ENR = 0X6; //PUERTO B
  RCC -> APB1ENR = 0X1; //TIMER 2
                                                                                    TIM2
  GPIOC -> MODER = 0;
  GPIOB -> MODER = 0X10004001; //COLOCAR EN SALIDA PARA ENCENDER LOS LEDS
                                                                                   MAIN
  GPIOB -> OTYPER = 0X0; //PUSH PULL
  GPIOB -> OSPEEDR = 0X10004001; //VELOCIDAD MEDIA
                                                                                  Sentencia
  GPIOB -> PUPDR = 0X10004001; //PULL UP
                                                                                    while
  TIM2 -> CR1 = 0X1; //CONTADOR HABILITADO, DIVISION X1
  TIM2 -> ARR = 0X500; //VALOR DE RESET
                                                                                  Condici
  TIM2 -> PSC = 20000; //PRE-ESCALER DE TIEMPO
                                                                                    ón
  while(1){
        if ((GPIOC-> IDR & 0X2000) == 0X2000) {
                                                                           SI Cumple
                                                                                            NO Cumple
                                                                                   Prende
       temp= TIM2 -> CNT;
       if (temp <10) {
                                                                                    leds
    GPIOB \rightarrow ODR = 0X0080;
        else if (temp > 500 & temp <700 ){
                                                                                    FIN
      GPIOB \rightarrow ODR = 0X4000;
                                                                                   sentenc
                                                                                     ia
                                                                                   WHILE
```

NUEVA GRANADA



```
#include <stdio.h>
#include "stm32f7xx.h"
int main(void) {
  int temp=0;
 RCC -> AHB1ENR = 0X6; //PUERTO B
  RCC -> APB1ENR = 0X1; //TIMER 2
  GPIOC -> MODER = 0;
  GPIOB -> MODER = 0X10004001; //COLOCAR EN SALIDA PARA ENCENDER LOS LEDS
  GPIOB -> OTYPER = 0X0; //PUSH PULL
  GPIOB -> OSPEEDR = 0X10004001; //VELOCIDAD MEDIA
  GPIOB -> PUPDR = 0X10004001; //PULL UP
  TIM2 \rightarrow CR1 = 0X1;
  TIM2 -> ARR = 0X550000; //VALOR DE RESET
  TIM2 -> PSC = 20000; //PRE-ESCALER DE TIEMPO
  while(1){
       if ((GPIOC-> IDR & 0X2000) == 0X2000) {
       TIM2 \rightarrow EGR = 1;
       while ((GPIOC-> IDR & 0X2000) == 0X2000);
       temp= (TIM2 -> CNT)/2;
       if (temp <500) {
   GPIOB \rightarrow ODR = 0X0080; }
       else if (temp > 600 & temp <900 ){
     GPIOB \rightarrow ODR = 0X4000; }
       else GPIOB -> ODR = 0X4081;
}}
```







Address offset: 0x0C Reset value: 0x0000

|   | 15   | 14  | 13    | 12    | 11    | 10    | 9     | 8   | 7   | 6   | 5     | 4     | 3     | 2     | 1     | 0   |
|---|------|-----|-------|-------|-------|-------|-------|-----|-----|-----|-------|-------|-------|-------|-------|-----|
|   | Res. | TDE | COMDE | CC4DE | CC3DE | CC2DE | CC1DE | UDE | BIE | TIE | COMIE | CC4IE | CC3IE | CC2IE | CC1IE | UIE |
| Ī |      | rw  | rw    | rw    | rw    | rw    | rw    | rw  | rw  | rw  | rw    | rw    | rw    | rw    | rw    | rw  |

Bit 0 **UIE**: Update interrupt enable

0: Update interrupt disabled1: Update interrupt enabled

#### 22.4.5 TIM1/TIM8 status register (TIMx\_SR)

Address offset: 0x10

Reset value: 0x0000 0000

Bit 0 **UIF**: Update interrupt flag

This bit is set by hardware on an update event. It is cleared by software.

0: No update occurred.

1: Update interrupt pending. This bit is set by hardware when the registers are updated:

- At overflow or underflow regarding the repetition counter value (update if repetition counter = 0) and if the UDIS=0 in the TIMx\_CR1 register.
- When CNT is reinitialized by software using the UG bit in TIMx\_EGR register, if URS=0 and UDIS=0 in the TIMx\_CR1 register.
- When CNT is reinitialized by a trigger event (refer to Section 22.4.3: TIM1/TIM8 slave mode control register (TIMx\_SMCR)), if URS=0 and UDIS=0 in the TIMx\_CR1 register.

| 31   | 30   | 29   | 28    | 27    | 26    | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Res. | Res. | Res. | Res.  | Res.  | Res.  | Res.  | Res.  | Res.  | Res.  | Res.  | Res.  | Res.  | Res.  | CC6IF | CC5IF |
|      |      |      |       |       |       |       |       |       |       |       |       |       |       | rc_w0 | rc_w0 |
| 15   | 14   | 13   | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| Res. | Res. |      | CC4OF | CC3OF | CC2OF | CC10F | B2IF  | BIF   | TIF   | COMIF | CC4IF | CC3IF | CC2IF | CC1IF | UIF   |
|      |      |      | rc_w0 |

```
INICIO
    #include <stdio.h>
    #include "stm32f7xx.h"
                                                     TIMER 1 SEG
  int main(void) {
                                                                                           Librerías
      RCC -> AHB1ENR = 0X2; //PUERTO B
                                                     ON
      RCC -> APBIENR = 0X1; //TIMER 2
      GPIOB -> MODER = 0X10004001; //COLOCAR EN SALIDA PARA ENCENDER LOS LEDS
                                                                                         Función TIM2
      GPIOB -> OTYPER = 0X0; //PUSH PULL
      GPIOB -> OSPEEDR = 0X10004001; //VELOCIDAD MEDIA
      GPIOB -> PUPDR = 0X10004001; //PULL UP
                                                                                            MAIN
12
      TIM2 -> CR1 = 0X1; //CONTADOR HABILITADO, DIVISION X1
13
      TIM2 -> DIER = 0X1; //HABILITAR LA INTERRUPCION AL TERMINAR CADA CONTEO
      TIM2 -> ARR = 800; //CALCULAR CON TIMER CALCULATOR
                                                                                      Configuración TIM2
15
      TIM2 -> PSC = 20000; //CALCULAR CON TIMER CALCULATOR 1HZ
16
      NVIC EnableIRQ(TIM2 IRQn);
17
                                                                                        Sentencia while
18 🗀
      while(1){
19
20
                                                                                        Condición
                                                                             SI Cumple
23 |extern "C"{
                                                                                                       NO Cumple
24
25
      void TIM2 IRQHandler(void)
                                                                                           'proceso'
26
27
        TIM2->SR &= ~(1<<0);
        GPIOB -> ODR ^= 0X4081; //INTERMITENCIA DE LOS LEDS
                                                                                             FIN
29
30
                                                                                          sentencia
                                                                                           WHILE
```